# Digital Logic Design (EL-1005) LABORATORY MANUAL SPRING 2024



# LAB 11 Binary Decoder

**Instructor: Misbah Malik** 

| ROLL NO | SEC                  |                        |
|---------|----------------------|------------------------|
|         | INSTRUCTOR SIGNATURE | <br>≩ DATE             |
| MARK    | S AWARDED:           | /2                     |
|         |                      | INSTRUCTOR SIGNATURE 8 |

## Lab Session 11: Binary Decoder

### **OBJECTIVES:**

- Define basics of decoding mechanism
- Explain the working principle of 3-8-line decoder & BCD to Seven Segment decoder
- Understand the usage of Seven Segment Display
- Familiarize with some important terminologies like
  - Common Anode & Common Cathode Display
  - Active High enable & Active Low enable devices

**APPARATUS:** Logic trainer, Logic probe

**COMPONENTS:** 74LS138 (3-8-line decoder), 74LS47 (BCD to Seven Segment Decoder)

### **THEORY:**

Decoder is a multiple-input, multiple-output logic circuit that converts coded inputs into coded output coded outputs. The basic function of decoder is to detect the presence of a specified combination of bits (code) at its input and indicate the presence of that code by a specified output. Various kinds of decoding include n-to-2<sup>n</sup> decoding & binary-coded decimal decoding. Decoder has Enable inputs which must be on for the decoder to function.

### a. Implementation of 3-8-line Decoder using IC 74LS138

This decoder decodes one of eight lines depending on the three binary select inputs and three enable pins. It is an octal decoder capable of decoding eight possible three-bit combinations to eight separate active-Low outputs.



Fig 1. Pin Configuration



Fig 2. Logic Symbol

| A <sub>0</sub> - A <sub>2</sub>      | Input Bits          |
|--------------------------------------|---------------------|
| G <sub>2A</sub> ', G <sub>2B</sub> ' | Enable (Active LOW) |
|                                      | Inputs              |
| G <sub>1</sub>                       | Enable (Active      |
|                                      | HIGH) Inputs        |
| Y <sub>0</sub> ' - Y <sub>7</sub> '  | Active LOW Outputs  |

### b. Implementation of BCD to Seven Segment Decoder using IC 74LS47

The BCD to Seven Segment Decoder accepts BCD code on its input and provides outputs to derive Seven-segment display devices to produce a decimal read-out by turning on the appropriate LED segments.

If the Seven Segment display is a common-anode display that is an active Low (Low- enable) device because it takes 0 to turn on a segment, the decoder IC to be used must also have active Low outputs. IC 74LS47 has active low outputs therefore it will require a common-anode display device for compatibility.







Fig 4. Logic Symbol

| A0 – A3  | BCD Inputs                                            |
|----------|-------------------------------------------------------|
| RBI'     | Ripple Blanking Input (Active LOW)                    |
| LT'      | Lamp Test Input (Active LOW)                          |
| BI'/RBO' | Blanking Input or Ripple Blanking Output (Active LOW) |
| a' – g'  | Active LOW Outputs                                    |

### Seven -Segment Display





### **Common Anode Display Active low inputs**



Fig 6. Pin Configuration



Fig 7. Internal circuit

# LAB #11 TASK

### Exercise # 1

Implementation of 3-8-line Decoder using IC 74LS138

### a. 3-8-line Decoder

|               |      |      |    |            | OUTPUTS |                         |                  |                  |                  |     |                         |                  |                         |
|---------------|------|------|----|------------|---------|-------------------------|------------------|------------------|------------------|-----|-------------------------|------------------|-------------------------|
| INPUTS        |      |      |    |            |         |                         |                  |                  |                  |     |                         |                  |                         |
| Enable Select |      |      |    |            |         |                         |                  |                  |                  |     |                         |                  |                         |
| G1            | G2A' | G2B' | A2 | <b>A</b> 1 | Ao      | <b>Y</b> <sub>0</sub> ′ | Y <sub>1</sub> ' | Y <sub>2</sub> ' | Y <sub>3</sub> ' | Y4' | <b>Y</b> <sub>5</sub> ' | Y <sub>6</sub> ' | <b>Y</b> <sub>7</sub> ' |
|               |      |      |    |            |         |                         |                  |                  |                  |     |                         |                  |                         |
|               |      |      |    |            |         |                         |                  |                  |                  |     |                         |                  |                         |
|               |      |      |    |            |         |                         |                  |                  |                  |     |                         |                  |                         |
|               |      |      |    |            |         |                         |                  |                  |                  |     |                         |                  |                         |
|               |      |      |    |            |         |                         |                  |                  |                  |     |                         |                  |                         |
|               |      |      |    |            |         |                         |                  |                  |                  |     |                         |                  |                         |
|               |      |      |    |            |         |                         |                  |                  |                  |     |                         |                  |                         |
|               |      |      |    |            |         |                         |                  |                  |                  |     |                         |                  |                         |

### Exercise # 2

Implementation of BCD to Seven Segment Decoder using IC 74LS47

### b. BCD to Seven Segment Decoder

| INPUTS |    |    |    | OUTPUTS |    |    |    |    |    |    |
|--------|----|----|----|---------|----|----|----|----|----|----|
| Аз     | A2 | A1 | Ao | a'      | b' | c' | d' | e' | f' | g' |
|        |    |    |    |         |    |    |    |    |    |    |
|        |    |    |    |         |    |    |    |    |    |    |
|        |    |    |    |         |    |    |    |    |    |    |
|        |    |    |    |         |    |    |    |    |    |    |
|        |    |    |    |         |    |    |    |    |    |    |
|        |    |    |    |         |    |    |    |    |    |    |
|        |    |    |    |         |    |    |    |    |    |    |
|        |    |    |    |         |    |    |    |    |    |    |
|        |    |    |    |         |    |    |    |    |    |    |
|        |    |    |    |         |    |    |    |    |    |    |